

# VERISILICON Micro LED Chip Specification

**Rev 0.8** 

2020/11/20

| VeriSilicon Microelectronics | (Shanghai) | Co., Ltd. |
|------------------------------|------------|-----------|
|------------------------------|------------|-----------|

Checked by:

Approved by:



#### **Trademark Acknowledgments**

VeriSilicon & the VeriSilicon logo are the trademarks of VeriSilicon Microelectronics (Shanghai) Co., Ltd.

All other products and company names mentioned may be the trademarks of their respective owners.

© 2013 VeriSilicon Microelectronics (Shanghai) Co., Ltd. All rights reserved.

Printed in P.R.China.

VeriSilicon Microelectronics (Shanghai) Co., Ltd. reserves all its copy rights and other intellectual property rights, ownership, powers, benefits and rights arising or to arise from this manual. All or part of the contents of this manual may be changed by VeriSilicon Microelectronics (Shanghai) Co., Ltd. without notice at any time for any reason, including but not limited to improvement of the product relating hereto.

VeriSilicon Microelectronics (Shanghai) Co., Ltd. shall not undertake or assume any obligation, responsibility or liability arising out of or in respect of the application or use of the product described herein, except for reasonable, careful and normal uses.

Nothing, whether in whole or in part, within this manual can be reproduced, duplicated, copied, changed or disposed of in any form or by any means without prior written consent by VeriSilicon Microelectronics (Shanghai) Co., Ltd..

## VeriSilicon Microelectronics (Shanghai) Co., Ltd.

20A, No.560, Songtao Road, Zhangjiang Center, Zhangjiang Hi-Tech Park,

Pudong New Area, Shanghai 201203, P. R. China

Tel : +86-21-5131-1118 Fax : +86-21-5131-1119

Web: http://www.verisilicon.com



| REV. | REVISION HISTORY                          | DATE        |
|------|-------------------------------------------|-------------|
| 0.1  | Initial revision.                         | 2020-2-14   |
| 0.2  | Modify the doc after discussion           | 2020-2-27   |
| 0.3  | Modify the doc after discussion           | 2020-3-6    |
| 0.4  | Modify the doc after discussion           | 2020-4-10   |
| 0.5  | Updated the spec format                   | 2020-4-30   |
| 0.6  | Modify the doc after discussion           | 2020-5-20   |
| 0.7  | Modify the doc after discussion           | 2020-6-4    |
| 0.8  | Updated the pin name and some information | 2020-11-20  |
|      |                                           |             |
|      |                                           |             |
|      |                                           |             |
|      |                                           |             |
|      |                                           |             |
|      |                                           | <b>&gt;</b> |
|      |                                           |             |
|      |                                           |             |
|      |                                           |             |



# Contents

| 1.   | GEN   | IERAL DESCRIPTION                    | 5  |
|------|-------|--------------------------------------|----|
| 1.1. | . Ov  | /ERVIEW                              | 5  |
| 1.2. | . M   | AIN FEATURES                         | 5  |
| 1.3. | . Bl  | OCK DIAGRAM                          | 6  |
| 2.   | PIN   | DESCRIPTION                          | 6  |
| 3.   | MAI   | N FUNCTION DESCRIPTION               | 8  |
| 3.1. | Cc    | DLUMN UNIT BLOCK                     | 8  |
|      | .1.1. | Overview                             |    |
|      | .1.2. | Data Format                          |    |
| _    | .1.3. | Control Command                      |    |
|      | .1.4. | Data Latch State Machine             |    |
| _    | .1.5. | Error Check                          |    |
|      |       | DIFFIGURATION REGISTER               |    |
|      | .2.1. | Definition of Configuration Register |    |
| 3.3. |       | ORKING MODE                          |    |
| 3    | .3.1. | Serial Mode                          |    |
| 3    | .3.2. | Parallel Mode                        |    |
| 3    | .3.3. | Narrow Mode                          |    |
| 3.4. | . PII | N MUX                                |    |
| 3.5. | . PL  | L                                    | 18 |
| 3    | .5.1. | Features                             | 18 |
| 3    | .5.2. | Electrical Specifications            | 18 |
| 3    | .5.3. | PLL Configure                        | 19 |
| 3.6. | . LV  | DS RECEIVER                          |    |
| 3    | .6.1. | Feature                              | 20 |
| 3    | .6.2. | Electronic Characteristic            | 20 |
| 3.7. | . LE  | D MATRIX DRIVER                      | 21 |
| 3    | .7.1. | Feature                              | 21 |
| 3    | .7.2. | Electronic Characteristic            | 21 |
| 3    | .7.3. | Pixel Floorplan of LED Block         | 22 |
| 3.8. | . Po  | WER ON RESET (POR)                   | 23 |
| 3    | .8.1. | Feature                              | 23 |
| 3    | .8.2. | Electrical Specifications            | 23 |
| 3.9. | TE    | MPERATURE DETECTOR (TSHUT)           | 24 |
| 3    | .9.1. | Feature                              | 24 |
| 3    | .9.2. | Electrical Characteristics           | 24 |
| 4.   | REF   | ERENCES                              | 24 |



## 1. General Description

## 1.1. Overview

This is a driver chip designed specifically for the application of LED full-color display panels. The driver chip is partitioned to 24\*24 driving blocks. Each driving block drives 8\*8 pixels. It supports 192\*192 LED pixels totally.

It is a low-power LED driver. The maximum output current is up to 400uA. The maximum LED driver current can be adjusted by the external resistors with different resistances. Each driving block also has a 6 bit current gain control to adjust its driver current.

It has a built-in 12-bit gray scale control pulse width modulation function for each driving block. It makes each output shows a 12-bit (4096 gray scale) color change. In addition, It can be used to compensate gamma correction or LED deviation through 12-bit image data Information to adjust the brightness of each LED.

It integrates four LVDS receivers. Each LVDS receive is designed to support Single Link transmission and supports up to 805Mbps data rate.

It has two driver modes, Serial Mode and Parallel Mode. The maximum frame refresh rate reaches 200Kfps.

## 1.2. Main Features

- 6-bit programmable output current gain
- 12-bit gray color depth PWM control
- 3.3V supply voltage
- Data clock frequency:250Mhz/800Mhz
- Die size: 4725um\*10422um (include seal ring, after shrink)
- Minimum data update frequency:60kfps
- Maximum data update frequency:200kfps
- Constant output current range:1~400uA
- Drive mode: sparse drive by block, up to drive 8 pixel point at the same time in one block.
- Drive 64 pixel points per block, 24\*24 blocks totally.
- Drive 192\*192 pixel points totally
- Pixel pitch:24.3um
- Internal PLL
- Internal temperature detector(TSHUT)
- Three working mode: Serial mode, Parallel mode, Narrow parallel mode



# 1.3. Block Diagram



Fig. 1 Micro LED Block Diagram

# 2. Pin Description

**Table. 1 Pin Description** 

| Tuber I Im Description |                |                                                            |  |  |  |
|------------------------|----------------|------------------------------------------------------------|--|--|--|
| PIN NAME               | PIN TYPE       | DESCRIPTION                                                |  |  |  |
| Digital Part           |                |                                                            |  |  |  |
| DVDD12                 | PV             | Digital power supply. 1.2V Typ.                            |  |  |  |
| DGND                   | PG             | Digital Power ground.                                      |  |  |  |
| RST_N                  | Digital input  | System Reset.                                              |  |  |  |
| CRC_ENABLE             | Digital input  | 1:crc check enable; 0:crc check disable.(Default:1'b0)     |  |  |  |
| CX                     | Digital input  | 0:Serial mode,1:Parallel mode.(Default:1'b1)               |  |  |  |
| ERROR                  | Digital output | CRC check error output                                     |  |  |  |
| LVDS_NARROW            | Digital input  | For LVDS to select narrow mode. (Default:1'b0)             |  |  |  |
| PLL_CONFIG[1:0]        | Digital input  | PLL Configure input pin.(Default: 2'b0)                    |  |  |  |
| TEST_MODE              | Digital input  | 0: Normal mode; 1: Test mode.( Default: 1'b0)              |  |  |  |
| LVDS Receiver Part     |                |                                                            |  |  |  |
| DATAIN_A_P             | Analog input   | Serial-data positive input to the shift buffer for column0 |  |  |  |
|                        |                | in serial mode and parallel mode                           |  |  |  |
| DATAIN_A_N             | Analog input   | Serial-data negative input to the shift buffer for column0 |  |  |  |
|                        |                | in serial mode and parallel mode                           |  |  |  |
| DATAIN_B0_P            | Analog input   | Serial-data positive input to the shift buffer for         |  |  |  |



|   | ~               |               | column1~23 in parallel mode                            |  |
|---|-----------------|---------------|--------------------------------------------------------|--|
|   | DATAIN_B22_P    |               |                                                        |  |
|   | DATAIN_B0_N     | Analog input  | Serial-data negative input to the shift buffer for     |  |
|   | ~               |               | column1~23 in parallel mode                            |  |
|   | DATAIN_B22_N    |               |                                                        |  |
|   | DATAIN_CLK0_P   | Analog input  | Positive CLK input for DATAIN_A and DATAIN_Bx          |  |
|   | ~               |               |                                                        |  |
|   | DATAIN_CLK3_P   |               |                                                        |  |
|   | DATAIN_CLK0_N   | Analog input  | Negative CLK input for DATAIN_A and DATAIN_Bx          |  |
|   | ~               |               |                                                        |  |
|   | DATAIN_CLK3_N   |               |                                                        |  |
|   | VCCRX0~3        | PV            | 3.3V Power for LVDS Receiver                           |  |
|   | GNDRX0~3        | PG            | Ground for LVDS Receiver                               |  |
|   | VCCBUF0~3       | PV            | 3.3V Power for LVDS Buffer and DFF                     |  |
|   | GNDBUF0~3       | PG            | Ground for LVDS Buffer and DFF                         |  |
|   | LED Driver Part |               |                                                        |  |
|   | DVDD33          | PV            | Digital power supply. 3.3V Typ.                        |  |
|   | AVDD33          | PV            | Analog Power supply. 3.3V Typ.                         |  |
|   | AGND33          | PG            | Analog Ground.                                         |  |
|   | LED_PV          | PV            | Power Supply for LED driver output. 3.3V Typ.          |  |
|   | LED_PG          |               | Power Ground for LED3V Typ.                            |  |
|   | VREF            | Analog Input  | Voltage reference input pin. An external 1.2V voltage  |  |
|   |                 |               | reference should be Connected to this pin.             |  |
|   | VNW             | Analog output | Analog output for internal voltage bias.               |  |
|   |                 |               | An external 0.1uF decoupling cap should be connected.  |  |
|   | R_EXT           | Analog input  | An external resistor is connected between R_EXT and    |  |
|   |                 |               | analog ground to adjust full-scale current of DAC.     |  |
|   | LOUT_XnYm<63:0> | Analog output | LED current output for each LED pixel. Totally 36864   |  |
|   |                 |               | LED pixel anode outputs.                               |  |
|   |                 |               | XnYm denotes row/column address of driver block.       |  |
|   |                 |               | Valid numbers of n/m are 0 to 23.                      |  |
|   | PLL Part        |               |                                                        |  |
|   | REF_CLK         | Digital input | Reference CLK input. This input (4~200MHz) is used as  |  |
|   |                 |               | the reference source for PLL.                          |  |
| L | AVDD12          | PV            | PLL Analog Power Supply. 1.2V Typ.                     |  |
|   | AGND12          | PG            | PLL Analog Ground.                                     |  |
|   | AVDD2           | PV            | Power supply for PLL Internal Digital block. 1.2V Typ. |  |
|   | AGND2           | PG            | Power supply for PLL Internal Digital block.           |  |



# 3. Main Function Description

## 3.1. Column Unit Block

## 3.1.1. Overview



Fig. 2 Column Unit Block Diagram

## 3.1.2. Data Format

The frame consists of frame sync header, block num, block address, reserve bit, start bit, constant current bits, pixel num, internal address, and grayscale data. It contains m(m<=103) blocks and each block has n(n<=8) pixel points. The frame has 4096 bits at most.

Table. 2 Frame Data Format

|   | Frame sync | Block num | Reserve(sy | nc control) | Block<br>Address | Data hold<br>Control bit | constant<br>current bits | pixel num | Internal<br>address | gray scale<br>data | CRC Data<br>(optional) |
|---|------------|-----------|------------|-------------|------------------|--------------------------|--------------------------|-----------|---------------------|--------------------|------------------------|
| 1 | 35:        | 43        | 44         |             | 53+m*1           | 54+m*                    | 60+m*                    | 63+m*1    | 63+m*(5             | 63+m*(17           | 15+6                   |
| ( | )          | :3        |            | >           | 8n:              | 18n                      | 18n:                     | 8n:       | +18n):              | +18n):             | 4+m*                   |
|   | Λ.         | 6         |            |             | 45+m*1           |                          | 55+m*                    | 61+m*1    | 63+m*(1             | 63+m*(6+           | 18n:                   |
|   |            |           |            |             | 8n               |                          | 18n                      | 8n        | 8n)                 | 18n)               | 64+m                   |
|   |            |           |            |             |                  |                          |                          |           |                     |                    | *18n                   |

(m>1,8>n>=0)



## Sync header:

| [0:3] | [4:31] | [32:35] |
|-------|--------|---------|
| 1010  | 0      | 1011    |

## Data hold control bit:

If data hold control bit was 1, the whole frame should be saved in block buffer. The frame be saved will be cleared when a new frame's data hold bit is 0 or the store data in block buffer will be cleared when a new frame's data have same block address. Block address:

The block address [9:5] is used for column index and block address [4:0] is used for row index.

#### Reserved bit:

The reserved bit is used as sync control bit in narrow parallel mode. If it is 1'b1, the chip will send data after one frame was received. If it is 1'b0, the chip will send data after four frames was received.

#### Block num:

The block num should not be zero.

## 3.1.3. Control Command

## **Table. Control Command**

| Command Name | The action after receiving a command       |  |
|--------------|--------------------------------------------|--|
| Data Latch   | Serial data are transferred to the buffers |  |
| FLUSH        | The data in buffer will be send out        |  |
| Clear        | Clear all buffer                           |  |

## Data latch:

Please see table 2.

#### FLUSH command:

| Frame sync<br>header | Block num | Clear bit | CRC Data<br>(optional) |
|----------------------|-----------|-----------|------------------------|
| 35:0                 | 43:36     | 44        | 60:45                  |

The block num should be 0 and the clear bit should be 0.

## CLEAR command:

| Frame sync<br>header | Block num | Clear bit | CRC Data<br>(optional) |
|----------------------|-----------|-----------|------------------------|
| 35:0                 | 43:36     | 44        | 60:45                  |

The block num should be 0 and the clear bit should be 1.



## 3.1.4. Data Latch State Machine



Fig. 3 Data Receiving State Machine

## 3.1.5. Error Check

## 3.1.5.1. CRC Check

If CRC\_ENABLE is 1, the CHIP should perform CRC16 checking. If a error occurs, the CHIP should set CRC\_ERROR bit in register and set the error pin to 1. The whole fame should be discarded. The CRC\_ERROR bit will be cleared when the CRC16 checking in next frame is right.



# 3.2. Configuration Register

# 3.2.1. Definition of Configuration Register

# Table. 3 PLL Control Register Address: 4'b0001

|           |            |                                                               | T .                                                                                                                                                                                                                                                                |
|-----------|------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Attribute | Definition | Default Value                                                 | Function                                                                                                                                                                                                                                                           |
| RW        | PLL_PD     | Normal:1'b0                                                   |                                                                                                                                                                                                                                                                    |
|           |            | Test:1;b0                                                     |                                                                                                                                                                                                                                                                    |
| RW        | PLL_RESETN | Normal:1'b1                                                   |                                                                                                                                                                                                                                                                    |
|           |            | Test:1;b1                                                     |                                                                                                                                                                                                                                                                    |
| RW        | PLL_BYPASS | Normal:1'b1                                                   |                                                                                                                                                                                                                                                                    |
|           |            | Test:1;b1                                                     | <b>~</b> ( )                                                                                                                                                                                                                                                       |
| RW        | PLL_DM     | 6'h0                                                          | Normal: 7 倍频: 6'b000011                                                                                                                                                                                                                                            |
|           |            |                                                               | 7/4 倍频:6'b000011                                                                                                                                                                                                                                                   |
|           |            |                                                               | 40 倍频: 6'b0                                                                                                                                                                                                                                                        |
|           |            |                                                               | Test:6'b0                                                                                                                                                                                                                                                          |
|           |            |                                                               |                                                                                                                                                                                                                                                                    |
| RW        | PLL_DN     | 7'h1                                                          | Normal: 7 倍频: 7'b0011011                                                                                                                                                                                                                                           |
|           |            |                                                               | 7/4 倍频: 7'b0011011                                                                                                                                                                                                                                                 |
|           |            |                                                               | 40 倍频: 7'b0100111                                                                                                                                                                                                                                                  |
|           |            |                                                               | Test:7'b0                                                                                                                                                                                                                                                          |
| RW        | PLL_DP     | 3'h1                                                          | Normal: 7 倍频: 3'b000                                                                                                                                                                                                                                               |
|           |            |                                                               | 7/4 倍频:3'b011                                                                                                                                                                                                                                                      |
|           |            |                                                               | 40 倍频: 3'b000                                                                                                                                                                                                                                                      |
|           |            |                                                               | Test:3'b0                                                                                                                                                                                                                                                          |
|           | RW RW RW   | RW PLL_PD  RW PLL_RESETN  RW PLL_BYPASS  RW PLL_DM  RW PLL_DM | RW         PLL_PD         Normal:1'b0           RW         PLL_RESETN         Normal:1'b1           Test:1;b1         Test:1;b1           RW         PLL_BYPASS         Normal:1'b1           Test:1;b1         Test:1;b1           RW         PLL_DM         6'h0 |

## Table. 4 LVDS 0 Control Register1 Address:4'b0011

| bit   | Attribute | Definition      | Default Value    | Function |
|-------|-----------|-----------------|------------------|----------|
| 31    | RW        | RXEN0           | Normal:1'b1      |          |
|       |           |                 | Test:1'b1        |          |
| 30    | RW        | RXEN15          | Normal:1'b1      |          |
|       |           |                 | Test:1'b1        |          |
| 29    | RW        | LVDSINEN        | Normal:1'b1      |          |
|       |           |                 | Test:1'b0        |          |
| 28    | RW        | TESTEN          | Normal:1'b0      |          |
|       |           |                 | Test:1'b1        |          |
| 27:25 | RW        | CH0_DLYCFG[2:0] | Normal:3'b0      |          |
|       |           |                 | <b>Test:3'b0</b> |          |
| 24:22 | RW        | CH1_DLYCFG[2:0] | Normal:3'b0      |          |
|       |           |                 | Test:3'b0        |          |
| 21:19 | RW        | CH2_DLYCFG[2:0] | Normal:3'b0      |          |
|       |           |                 | Test:3'b0        |          |
| 18:16 | RW        | CH3_DLYCFG[2:0] | Normal:3'b0      |          |
|       |           |                 | Test:3'b0        |          |



| 15:13 | RW   | CH4_DLYCFG[2:0]   | Normal:3'b0       |       |
|-------|------|-------------------|-------------------|-------|
| 13.13 | IXVV | CI14_DLTCI*G[2.0] |                   |       |
|       |      |                   | Test:3'b0         |       |
| 12:10 | RW   | CH5_DLYCFG[2:0]   | Normal:3'b0       |       |
|       |      |                   | Test:3'b0         |       |
| 9:7   | RW   | CLK_DLYCFG[2:0]   | Normal:3'b0       |       |
|       |      |                   | Test:3'b0         |       |
| 6     | RW   | IUP               | Normal:1'b0       |       |
|       |      |                   | Test:1'b0         |       |
| 5     | RW   | IDN               | Normal:1'b0       |       |
|       |      |                   | Test:1'b0         |       |
| 4     | RW   | ISW               | Normal:1'b0       | XIC   |
|       |      |                   | Test:1'b0         |       |
| 3:2   | RW   | CM_AMPL[1:0]      | Normal:2'b0       |       |
|       |      |                   | <b>Test:2'b11</b> |       |
| 1:0   | RW   | DIFF_AMPL[1:0]    | Normal:2'b0       | . 2/0 |
|       |      |                   | Test:2'b11        |       |

## Table. 5 LVDS0 Control Register2 Address:4'b0100

| bit   | Attribute | Definition   | Default Value    | Function |
|-------|-----------|--------------|------------------|----------|
| 18    | RW        | ERR_INJECT   | Normal:1'b0      |          |
|       |           |              | Test:1'b0        |          |
| 17:16 | RW        | PATCFG[1:0]  | Normal:2'b0      |          |
|       |           |              | <b>Test:2'b0</b> |          |
| 15:2  | RW        | PATUDF[13:0] | Normal:14'b0     |          |
|       |           |              | Test:14'b0       |          |
| 1     | RW        | PATGENEN     | Normal:1'b0      |          |
|       |           |              | Test:1'b1        |          |
| 0     | RW        | PATCHKEN     | Normal:1'b0      |          |
|       |           |              | Test:1'b1        |          |

# Table. 6 LVDS1 Control Register1 Address:4'b0101

| bit   | Attribute | Definition      | Default Value    | Function |
|-------|-----------|-----------------|------------------|----------|
| 31    | RW        | RXEN0           | Normal:1'b1      |          |
|       |           |                 | Test:1'b1        |          |
| 30    | RW        | RXEN15          | Normal:1'b1      |          |
|       |           |                 | Test:1'b1        |          |
| 29    | RW        | LVDSINEN        | Normal:1'b1      |          |
|       |           |                 | <b>Test:1'b0</b> |          |
| 28    | RW        | TESTEN          | Normal:1'b0      |          |
|       |           |                 | Test:1'b1        |          |
| 27:25 | RW        | CH0_DLYCFG[2:0] | Normal:3'b0      |          |
|       |           |                 | Test:3'b0        |          |



| 24:22 | RW | CH1_DLYCFG[2:0] | Normal:3'b0 |       |
|-------|----|-----------------|-------------|-------|
|       |    |                 | Test:3'b0   |       |
| 21:19 | RW | CH2_DLYCFG[2:0] | Normal:3'b0 |       |
|       |    |                 | Test:3'b0   |       |
| 18:16 | RW | CH3_DLYCFG[2:0] | Normal:3'b0 |       |
|       |    |                 | Test:3'b0   |       |
| 15:13 | RW | CH4_DLYCFG[2:0] | Normal:3'b0 |       |
|       |    |                 | Test:3'b0   |       |
| 12:10 | RW | CH5_DLYCFG[2:0] | Normal:3'b0 |       |
|       |    |                 | Test:3'b0   |       |
| 9:7   | RW | CLK_DLYCFG[2:0] | Normal:3'b0 | * / ( |
|       |    |                 | Test:3'b0   |       |
| 6     | RW | IUP             | Normal:1'b0 |       |
|       |    |                 | Test:1'b0   |       |
| 5     | RW | IDN             | Normal:1'b0 |       |
|       |    |                 | Test:1'b0   |       |
| 4     | RW | ISW             | Normal:1'b0 | X (O) |
|       |    |                 | Test:1'b0   |       |
| 3:2   | RW | CM_AMPL[1:0]    | Normal:2'b0 |       |
|       |    |                 | Test:2'b11  |       |
| 1:0   | RW | DIFF_AMPL[1:0]  | Normal:2'b0 |       |
|       |    |                 | Test:2'b11  |       |

# Table. 7 LVDS1 Control Register2 Address:4'b0111

| bit   | Attribute | Definition   | Default Value | Function |
|-------|-----------|--------------|---------------|----------|
| 18    | RW        | ERR_INJECT   | Normal:1'b0   |          |
|       |           |              | Test:1'b0     |          |
| 17:16 | RW        | PATCFG[1:0]  | Normal:2'b0   |          |
|       |           |              | Test:2'b0     |          |
| 15:2  | RW        | PATUDF[13:0] | Normal:14'b0  |          |
| ·     |           |              | Test:14'b0    |          |
| 1     | RW        | PATGENEN     | Normal:1'b0   |          |
|       |           |              | Test:1'b1     |          |
| 0     | RW        | PATCHKEN     | Normal:1'b0   |          |
|       |           |              | Test:1'b1     |          |

## Table. 8 LVDS2 Control Register1 Address:4'b1000

| bit | Attribute | Definition | Default Value | Function |
|-----|-----------|------------|---------------|----------|
| 31  | RW        | RXEN0      | Normal:1'b1   |          |
|     |           |            | Test:1'b1     |          |
| 30  | RW        | RXEN15     | Normal:1'b1   |          |
|     |           |            | Test:1'b1     |          |



| 29    | RW | LVDSINEN        | Normal:1'b1       |        |
|-------|----|-----------------|-------------------|--------|
| 29    | KW | LVDSINEN        |                   |        |
|       |    |                 | Test:1'b0         |        |
| 28    | RW | TESTEN          | Normal:1'b0       |        |
|       |    |                 | Test:1'b1         |        |
| 27:25 | RW | CH0_DLYCFG[2:0] | Normal:3'b0       |        |
|       |    |                 | Test:3'b0         |        |
| 24:22 | RW | CH1_DLYCFG[2:0] | Normal:3'b0       |        |
|       |    |                 | Test:3'b0         |        |
| 21:19 | RW | CH2_DLYCFG[2:0] | Normal:3'b0       |        |
|       |    |                 | Test:3'b0         |        |
| 18:16 | RW | CH3_DLYCFG[2:0] | Normal:3'b0       | XIC    |
|       |    |                 | Test:3'b0         |        |
| 15:13 | RW | CH4_DLYCFG[2:0] | Normal:3'b0       |        |
|       |    |                 | Test:3'b0         |        |
| 12:10 | RW | CH5_DLYCFG[2:0] | Normal:3'b0       |        |
|       |    |                 | Test:3'b0         |        |
| 9:7   | RW | CLK_DLYCFG[2:0] | Normal:3'b0       | X ( ), |
|       |    |                 | Test:3'b0         |        |
| 6     | RW | IUP             | Normal:1'b0       |        |
|       |    |                 | Test:1'b0         |        |
| 5     | RW | IDN             | Normal:1'b0       |        |
|       |    |                 | Test:1'b0         |        |
| 4     | RW | ISW             | Normal:1'b0       |        |
|       |    |                 | Test:1'b0         |        |
| 3:2   | RW | CM_AMPL[1:0]    | Normal:2'b0       |        |
|       |    |                 | <b>Test:2'b11</b> |        |
| 1:0   | RW | DIFF_AMPL[1:0]  | Normal:2'b0       |        |
|       |    |                 | Test:2'b11        |        |

# Table. 9 LVDS2 Control Register2 Address:4'b1001

| bit   | Attribute | Definition   | Default Value | Function |
|-------|-----------|--------------|---------------|----------|
| -     |           |              | Default value | Tunction |
| 18    | RW        | ERR_INJECT   | Normal:1'b0   |          |
|       |           |              | Test:1'b0     |          |
| 17:16 | RW        | PATCFG[1:0]  | Normal:2'b0   |          |
|       |           |              | Test:2'b0     |          |
| 15:2  | RW        | PATUDF[13:0] | Normal:14'b0  |          |
|       |           |              | Test:14'b0    |          |
| 1     | RW        | PATGENEN     | Normal:1'b0   |          |
|       |           |              | Test:1'b1     |          |
| 0     | RW        | PATCHKEN     | Normal:1'b0   |          |
|       |           |              | Test:1'b1     |          |



Table 1LVDS3 control register1 Address:4'b1010

|       | 1         | Table 1LVDS3 contr | oi registeri Adar | ess:4*D1010 |
|-------|-----------|--------------------|-------------------|-------------|
| bit   | Attribute | Definition         | Default Value     | Function    |
| 31    | RW        | RXEN0              | Normal:1'b1       |             |
|       |           |                    | Test:1'b1         |             |
| 30    | RW        | RXEN15             | Normal:1'b1       |             |
|       |           |                    | Test:1'b1         |             |
| 29    | RW        | LVDSINEN           | Normal:1'b1       |             |
|       |           |                    | Test:1'b0         |             |
| 28    | RW        | TESTEN             | Normal:1'b0       |             |
|       |           |                    | Test:1'b1         |             |
| 27:25 | RW        | CH0_DLYCFG[2:0]    | Normal:3'b0       | X           |
|       |           |                    | Test:3'b0         |             |
| 24:22 | RW        | CH1_DLYCFG[2:0]    | Normal:3'b0       |             |
|       |           |                    | Test:3'b0         |             |
| 21:19 | RW        | CH2_DLYCFG[2:0]    | Normal:3'b0       | . 20        |
|       |           |                    | Test:3'b0         |             |
| 18:16 | RW        | CH3_DLYCFG[2:0]    | Normal:3'b0       | X / O.      |
|       |           |                    | Test:3'b0         |             |
| 15:13 | RW        | CH4_DLYCFG[2:0]    | Normal:3'b0       |             |
|       |           |                    | Test:3'b0         |             |
| 12:10 | RW        | CH5_DLYCFG[2:0]    | Normal:3'b0       |             |
|       |           |                    | Test:3'b0         |             |
| 9:7   | RW        | CLK_DLYCFG[2:0]    | Normal:3'b0       |             |
|       |           |                    | Test:3'b0         |             |
| 6     | RW        | IUP                | Normal:1'b0       |             |
|       |           |                    | Test:1'b0         |             |
| 5     | RW        | IDN                | Normal:1'b0       |             |
|       |           |                    | Test:1'b0         |             |
| 4     | RW        | ISW                | Normal:1'b0       |             |
|       |           |                    | Test:1'b0         |             |
| 3:2   | RW        | CM_AMPL[1:0]       | Normal:2'b0       |             |
|       |           |                    | Test:2'b11        |             |
| 1:0   | RW        | DIFF_AMPL[1:0]     | Normal:2'b0       |             |
|       |           |                    | Test:2'b11        |             |
|       |           | *                  |                   |             |

## Table. 10 LVDS3&TEST Control Register2 Address:4'b1011

| bit   | Attribute | Definition  | Default Value | Function |
|-------|-----------|-------------|---------------|----------|
| 23:22 | RW        | TEST_MODE   | 2'b0          |          |
| 21    | RW        | CRC_ENABLE  | 1'b1          |          |
| 20    | RW        | CX          | 1'b1          |          |
| 19    | RW        | LVDS_NARROW | 1'b0          |          |
| 18    | RW        | ERR_INJECT  | Normal:1'b0   |          |



|       |    |              | Test:1'b0    |
|-------|----|--------------|--------------|
| 17:16 | RW | PATCFG[1:0]  | Normal:2'b0  |
|       |    |              | Test:2'b0    |
| 15:2  | RW | PATUDF[13:0] | Normal:14'b0 |
|       |    |              | Test:14'b0   |
| 1     | RW | PATGENEN     | Normal:1'b0  |
|       |    |              | Test:1'b1    |
| 0     | RW | PATCHKEN     | Normal:1'b0  |
|       |    |              | Test:1'b1    |

# Table. 11 Chip Status1 Register Address:4'b1100

| bit   | Attribute | Definition             | Default | Function                  |
|-------|-----------|------------------------|---------|---------------------------|
|       |           |                        | Value   |                           |
| 29    | RO        | CRC_ERROR              | 1'b0    | Crc check error status    |
| 28    | RO        | FRAME_ERR              | 1'b0    | Sync header errors status |
| 27    | RO        | LVDS1_PATLOCK0         |         |                           |
| 26    | RO        | LVDS1_PATLOCK1         |         |                           |
| 25    | RO        | LVDS1_PATLOCK2         |         |                           |
| 24    | RO        | LVDS1_PATLOCK3         |         |                           |
| 23    | RO        | LVDS1_PATLOCK4         |         |                           |
| 22    | RO        | LVDS1_PATLOCK5         |         |                           |
| 21:14 | RO        | LVDS1_ERROR_COUNT[7:0] |         |                           |
| 13    | RO        | LVDS0_PATLOCK0         |         |                           |
| 12    | RO        | LVDS0_PATLOCK1         |         |                           |
| 11    | RO        | LVDS0_PATLOCK2         |         |                           |
| 10    | RO        | LVDS0_PATLOCK3         |         |                           |
| 9     | RO        | LVDS0_PATLOCK4         |         |                           |
| 8     | RO 🆴      | LVDS0_PATLOCK5         | ·       |                           |
| 7:0   | RO        | LVDS0_ERROR_COUNT[7:0] |         |                           |

# Table. 12 Chip Status2 Register Address:4'b1101

| bit   | Attribute | Definition             | Default | Function |
|-------|-----------|------------------------|---------|----------|
|       |           |                        | Value   |          |
| 27    | RO        | LVDS3_PATLOCK0         |         |          |
| 26    | RO        | LVDS3_PATLOCK1         |         |          |
| 25    | RO        | LVDS3_PATLOCK2         |         |          |
| 24    | RO        | LVDS3_PATLOCK3         |         |          |
| 23    | RO        | LVDS3_PATLOCK4         |         |          |
| 22    | RO        | LVDS3_PATLOCK5         |         |          |
| 21:14 | RO        | LVDS3_ERROR_COUNT[7:0] |         |          |
| 13    | RO        | LVDS2_PATLOCK0         |         |          |
| 12    | RO        | LVDS2_PATLOCK1         |         |          |



| 11  | RO | LVDS2_PATLOCK2         |  |
|-----|----|------------------------|--|
| 10  | RO | LVDS2_PATLOCK3         |  |
| 9   | RO | LVDS2_PATLOCK4         |  |
| 8   | RO | LVDS2_PATLOCK5         |  |
| 7:0 | RO | LVDS2_ERROR_COUNT[7:0] |  |

## 3.3. Working Mode

## 3.3.1. Serial Mode

If the CX is 0, the CHIP should run at serial mode. In the serial mode, the data come from the DATAIN\_A, and the data is sent into the chip serially. The data from DATAIN\_A will be sent to column 0~23. After the whole frame was saved, the CHIP will sent the pixel's data to corresponding block buffer according to the block address. The CHIP will send block buffer's data to the block when it received next sync header. In this mode, the LVDS1~3 and the lane1~5 will be disabled.

#### 3.3.2. Parallel Mode

If the CX is 1, the CHIP should run at parallel mode. In the parallel mode, the data come from the DATAIN\_A and DATAIN\_B0~22, the data is sent into the chip serially. The data from DATAIN\_A will be sent to column 0 and the data from DATAIN\_B0~22 will be sent to column 1~23. After the whole frame was saved, the CHIP will send the pixel's data to corresponding block buffer according to the block address. The CHIP will send all block buffers' data to the block when it received next sync header from DATAIN\_A.

## 3.3.3. Narrow Mode

If the LVDS\_NARROW was 1, the CHIP should run at the narrow mode. In this mode, the LVDS model is running in lower bandwidth. The data come from the DATAIN\_A and DATAIN\_B0~4. If the sync control bit is 1, the chip will send data after one frame was received. If it is 1'b0, the chip will send data after four frames was received. The CHIP will send the pixel's data to corresponding lead driver according to the block address. By the way, the counter\_clk is different with dclk in this mode. In this mode, the LVDS1~3 will be disabled.

## **3.4. PIN MUX**

Some digital pins have different usage in test mode and normal model.

Table. 13 Pin MUX

| Normal Mode | Test Mode0 | Test Mode1 | Test Mode2 |
|-------------|------------|------------|------------|
| CRC_ENABLE  | JTG_TCK    | JTG_TCK    | JTG_TCK    |
| CX          | JTAG_TDI   | JTAG_TDI   | JTAG_TDI   |
| LVDS_NARROW | JTAG_TMS   | JTAG_TMS   | JTAG_TMS   |
| ERROR       | JTAG_TDO   | JTAG_TDO   | JTAG_TDO   |



| PLL_CONFIG[1] | PLL_CLK0 | TE   | TD_OV |
|---------------|----------|------|-------|
| PLL_CONFIG[0] | PLL_CLK  | TOUT | COUT  |

## 3.5. PLL

The Chip has a programmable Analog PLL. It is suitable for high speed clock generation. The high speed VCO of this PLL can run up to 1000MHz.

## 3.5.1. Features

• Supply voltage: 1.4V~1.5V~1.6V, 3V~3.3V~3.6V

• Current: ~8mA

• Operating junction temperature: - 40°C ~ +25°C ~ +125°C

• Two outputs:

- PLL\_CLKO: standard output from the output divider

- PLL\_CLK: output from VCO directly

## 3.5.2. Electrical Specifications

**Table. 14 PLL Electrical Characteristics** 

| Characteristics                 | Min | Тур | Max  | Unit | Conditions                                                      |  |
|---------------------------------|-----|-----|------|------|-----------------------------------------------------------------|--|
| Analog power supply(PLL_AV33)   | 3.0 | 3.3 | 3.6  | V    |                                                                 |  |
| Digital power supply(PLL_DV15)  | 1.4 | 1.5 | 1.6  | V    |                                                                 |  |
| Digital power supply(PLL_AVDD2) | 1.4 | 1.5 | 1.6  | V    |                                                                 |  |
| Temperature range               | -40 | 25  | 125  | °C   |                                                                 |  |
| Lock time                       |     |     | 0.2  | ms   |                                                                 |  |
| Supply current (Locked Mode)    |     |     | 8    | mA   |                                                                 |  |
| Lookers surrent (DWDN Mode)     |     |     | 0.1  | uA   | No input clock and at room temperature (simulation result)      |  |
| Leakage current (PWDN Mode)     |     |     | 1    | uA   | No input clock, FF corner, 125℃, 1.6v power (simulation result) |  |
| VCO frequency range             | 300 |     | 1000 | MHz  |                                                                 |  |
| PLL_REFIN                       |     |     |      |      |                                                                 |  |
| PLL_REFIN frequency range       | 10  |     | 200  | MHz  | Programmable                                                    |  |
| Duty cycle requirement          | 20  |     | 80   | %    |                                                                 |  |
| Period jitter(p-p)              |     |     | 100  | ps   | It is recommended for bette output clock jitter.                |  |
| PLL_CLK, PLL_CLKO               |     |     |      |      |                                                                 |  |
| PLL_CLK frequency range         | 300 |     | 1000 | MHz  | Programmable                                                    |  |



| PLL_CLKO frequency range   | 37.5       |   | 1000 | MHz | Programmable                                  |  |  |  |
|----------------------------|------------|---|------|-----|-----------------------------------------------|--|--|--|
| Duty cycle                 | 40         |   | 60   | %   |                                               |  |  |  |
| Period jitter(rms)         |            | 5 |      | ps  | Application dependent and PLL_REFIN is clean. |  |  |  |
| PLL_BAKD2O                 | PLL_BAKD2O |   |      |     |                                               |  |  |  |
| PLL_BAKD2O frequency range | 2          |   | 40   | MHz |                                               |  |  |  |
| Duty cycle of PLL_BAKD2O   | 45         |   | 55   | %   |                                               |  |  |  |

## 3.5.3. PLL Configure

The CHIP uses PLL configure pin to control the PLL. The pin is defined as follow table:



Fig. 4 PLL Configure Diagram

Table. 15 PLL ConfigureTable

| PLL_CONFIG[1:0] |           |      |         |        |          |            |                |  |  |  |
|-----------------|-----------|------|---------|--------|----------|------------|----------------|--|--|--|
| PLL_            | PLL_      | MUX1 | M/N/P   | MUX2   | CLK      | Basic Freq | Countar Frag   |  |  |  |
| CONFIG[1]       | CONFIG[0] | MOXI | control | IVIUAZ | MODE     | Dasic Fleq | Counter Freq   |  |  |  |
| 0               | 0         | 1'b0 | 1'b0    | 1'b0   | LVDS CLK | Freq_in*7  | Freq_in*7      |  |  |  |
| 0               | 1         | 1'b1 | 1'b1    | 1'b0   | REF CLK  | Freq_in*40 | Freq_in*40     |  |  |  |
| 1               | 0         | 1'b0 | 1'b0    | 1'b1   | LVDS CLK | Freq_in*7  | 1/4*Basic Freq |  |  |  |
| 1               | 1         | 1'b1 | 1'b1    | 1'b1   | REF CLK  | Freq_in*40 | 1/4*Basic Freq |  |  |  |

## 3.6. LVDS Receiver

The Chip has four LVDS Receivers. Each LVDS Receive is designed to support Single Link transmission. The LVDS Receiver converts the LVDS data stream back into 42 bits of CMOS data with a variety of LCD panel controllers.

The receiver LVDS clock operates at rates from 25 MHz to 115 MHz, At an incoming clock rate of 115MHz, each LVDS input line is running at a bit rate of 805Mbps.



## 3.6.1. Feature

- Function compatible with the National DS90CF386
- Converts 6-pair LVDS data stream into parallel 42 bits of CMOS data
- Supports up to 805Mbps data rate
- On-chip DLL requires no external component
- Low-power CMOS design
- Power-down control function
- Compatible with the TIA/EIA-644 LVDS standards
- Full industrial operating junction temperature range: -40°C ~ +85 °C
- On chip 100Ω termination resistor.
- Negative clock edge for data output

## 3.6.2. Electronic Characteristic

**Table. 16 LVDS Electronic Characteristic** 

| Parameter                             | Symbol             | Min.                                      | Тур.                                 | Max.                  | Unit |
|---------------------------------------|--------------------|-------------------------------------------|--------------------------------------|-----------------------|------|
| Junction temperature                  | Tj                 | -40                                       | 25                                   | 85                    | ů    |
| 1.2 V Supply voltage                  | DVDD               | 1.08                                      | 1.2                                  | 0.32                  | V    |
| 3.3 V Supply voltage                  | VCCRX              | RX 2.97 3.3 3.63                          |                                      |                       | V    |
| 3.3 V Supply voltage VCCBUF           | VCCBUF             | 2.97                                      | 3.3                                  | 3.63                  | V    |
| LVDS Input Analog Signals             |                    |                                           |                                      |                       |      |
| Single Link Bit Rate                  |                    | 175                                       |                                      | 805                   | Mbps |
| Input common mode voltage             | Vic                | 0.1                                       |                                      | 2.5                   | V    |
| Input differential voltage threshold  | $V_{ID}$           | 100                                       |                                      |                       | mV   |
| Receiver input range                  | V <sub>IN</sub>    | 0                                         |                                      | 2.5                   | V    |
| Low-level differential input voltage  | $V_{TL}$           | -100                                      |                                      |                       | mV   |
| threshold                             |                    | -100                                      |                                      |                       | IIIV |
| High-level differential input voltage | $V_{TH}$           |                                           |                                      |                       |      |
| threshold                             |                    |                                           |                                      | 100                   | mV   |
| LVDS Input Clock                      |                    |                                           |                                      |                       |      |
| LVDS input clock range                | f <sub>clk</sub>   | 25                                        |                                      | 115                   | MHz  |
| Digital Inputs/Outputs                |                    |                                           |                                      |                       |      |
| Logic Family                          |                    | CMOS 1.2V                                 |                                      |                       |      |
| Timing Characteristics                |                    |                                           |                                      |                       |      |
| RX data Sample window                 | t <sub>SW</sub>    | 350                                       |                                      |                       | ps   |
| Data setup skew requirements          | t <sub>SKEW1</sub> |                                           |                                      | 0.5UI-t <sub>SW</sub> | ps   |
| Data hold skew requirements           | t <sub>SKEW2</sub> |                                           |                                      | 0.5UI-t <sub>SW</sub> | ps   |
| RX input data skew margins(setup)     | R <sub>SM</sub>    | 0.5                                       | UI-t <sub>SW</sub> -t <sub>SKI</sub> | <br>≣W1               | ps   |
| RX input data skew margins(hold)      | R <sub>HM</sub>    | 0.5UI-t <sub>SW</sub> -t <sub>SKEW2</sub> |                                      | ps                    |      |
| Power Current Consumption*            |                    |                                           |                                      |                       |      |
| Current consumption of 3.3V           | I <sub>3.3</sub>   |                                           | 65                                   |                       | mA   |
| Power-down leakage of 3.3V            | I <sub>PD</sub>    |                                           | 0.06                                 |                       | uA   |

Note\*: The typical current consumption is at the condition of 805Mbps PRBS7 pattern.







\*Note:  $V_{IC}$ =0.1V~2.5V,  $V_{TH}$ =100mV,  $V_{TL}$ =-100mV

Fig. 5 Definition of DC Parameters of Differential Input

## 3.7. LED Matrix Driver

The Matrix Driver is used to driver LED for Micro LED ASIC. It integrates 24\*24 LED matrix cells and internal current generation.

Each matrix cell contains 64 output channels; it is implemented by the 8\*8 array in the back-end. Only 8 constant current sources were integrated in each matrix cell.

Each matrix cell shares a 6 bit current gain control to adjust the output current. The maximum output current is up to 400uA. It also supports the PWM grayscale brightness control.

#### **3.7.1.** Feature

Supply voltage: DVDD:1.2V±10%

AVDD33/DVDD33: 3.3V±10%

LED\_PV: 3.3V±10%

- Support 24\*24\*64 LED Channels
- 6 bits Current Gain control
- Maximum 400uA output current for LED
- Operating junction temperature: -40°C ~125°C
- Support PWM grayscale brightness control
- Matrix Cell Size: 194.4um\*194.4um(after shrink)

## 3.7.2. Electronic Characteristic

(TA= +25°C, AVDD33/DVDD33/LED\_PV = 3.3 V, DVDD=1.2V. The unless otherwise noted)

**Table. 17 LED Matrix Driver Electronic Characteristic** 

| PARAMETER                   | MIN | TYP | MAX  | UNIT       |
|-----------------------------|-----|-----|------|------------|
| Operating Temperature Range | -40 | 25  | 125  | $^{\circ}$ |
| LED_PV Power Supply         |     | 3.3 | 3.63 | V          |



| LED_PG Power Supply              |                                             | -3   |      | V    |     |
|----------------------------------|---------------------------------------------|------|------|------|-----|
| 3.3V Analog Power Supply(AVDD    | 2.97                                        | 3.3  | 3.63 | V    |     |
| 3.3V Digital Power Supply(AVDD3  | •                                           | 2.97 | 3.3  | 3.63 | V   |
| 1.2V Digital Power Supply(DVDD   | 12)                                         | 1.08 | 1.2  | 1.32 | V   |
| Maximum output current of LED d  | lriver( I <sub>OUT</sub> )                  |      |      | 400  | uA  |
| Voltage drop for LED output      | I <sub>OUT</sub> =400uA                     | 1.75 |      |      |     |
| channel(V <sub>DROP</sub> )      | I <sub>OUT</sub> =200uA                     | 1.22 |      |      | V   |
| Threshold Voltage of LED Pixel(V | THLED@400uA)                                |      |      | 4.2  | V   |
| Output Current Precision Channel | I <sub>OUT</sub> =400uA                     |      | ±2   |      | 0/  |
| to Channel(△I <sub>О∪Т</sub> )   | I <sub>OUT</sub> =200uA                     |      | ±3   |      | %   |
| Input Reference Voltage(VREF)    |                                             | 1.1  | 1.22 | 1.28 | V   |
| DVDD33 Supply Current            |                                             |      | 20   |      | mA  |
| AVDD33 Supply Current            | I <sub>OUT</sub> =400uA                     |      | 8.4  |      | m 1 |
| I <sub>OUT</sub> =200uA          |                                             |      | 4.2  |      | mA  |
| LED_PV Supply Current            | D_PV Supply Current I <sub>OUT</sub> =400uA |      | 91   |      | mΛ  |
| (DAC[5:0]=6'b111111)             | I <sub>OUT</sub> =200uA                     |      | 46   |      | mA  |

# 3.7.3. Pixel Floorplan of LED Block



Fig. 6 Pixel Floorplan of LED Block





Fig. 7 Pad Opening of Pixel Cell

## 3.8. Power ON Reset (POR)

The chip has an internal POR circuit, the power on reset (POR) generates system reset signal (RESET and RESETN) when 1.2V power (POR\_VDD) rises to a specific level, i.e., Vtr.

## **3.8.1. Feature**

Supply voltage: 1.2v

• Quiescent current: <5uA

Operating junction temperature: - 40°C ~ +25°C ~ +125°C

## 3.8.2. Electrical Specifications

**Table. 18 POR Electrical Specifications** 

| Characteristics     | Sym    | Min  | Тур | Max  | Unit | Condition      |
|---------------------|--------|------|-----|------|------|----------------|
| Power Supply        | VDD    | 1.08 | 1.2 | 1.32 | V    |                |
| Reset Trigger Level | Vtr    | 0.48 | 0.8 | 1.00 | V    | VDD Slew Rate: |
| Reset Delay Time    | Tdelay | 20   | 70  | 200  | us   | 1.2v/10us      |
| Quiescent Current   | IDD    |      | 3   | 5    | uA   | POR_EN='0'     |
| PD Current          | IPD    |      | 50  | 1000 | nA   | POR_EN='1'     |



## 3.9. Temperature Detector (TSHUT)

The chip integrates a Temperature Detector, it detects chip temperature with on chip PNP. (The chip temperature is not the same as the circumstance temperature.) When the temperature exceeds the threshold, this IP will output a high active signal.

#### 3.9.1. Feature

● **Detection thresholds:** the up-threshold +125 °C

• Thermal hysteresis: about 50 ℃

• Typical current consumption: 100uA

Power down current: 0.1uA

## 3.9.2. Electrical Characteristics

**Table. 19 TSHUT Electrical Characteristics** 

| Characteristics         | Sym               | Min  | Тур. | Max  | Unit       | Conditions    |
|-------------------------|-------------------|------|------|------|------------|---------------|
| Power supply            | AVDD              | 2.97 | 3.3  | 3.63 | >          |               |
| Power supply            | DVDD              | 1.08 | 1.2  | 1.32 | >          |               |
|                         | I                 |      | 100  |      | uA         | Standby Mode  |
| Summly august           | I <sub>AVDD</sub> |      | 0.1  |      | uA         | Shutdown Mode |
| Supply current          |                   |      | 1    |      |            | Standby Mode  |
|                         | I <sub>DVDD</sub> |      | 0.1  |      | uA         | Shutdown Mode |
| Threshold variation     |                   |      | ±18  |      | $^{\circ}$ |               |
| Threshold adjust step   | )                 |      | 10   |      | $^{\circ}$ |               |
| Thermal hysteresis      |                   |      | 50   |      | $^{\circ}$ |               |
| Startup and detect time | t                 |      | 2    |      | ms         |               |

## 4. References

- [1] MicroLED 驱动芯片设计需求书
- [2] S11V33\_LVDSRX\_04
- [3] S13V33\_PLL\_07\_1G
- [4] S13V33\_POR\_01\_1P2V
- [5] S11V33\_TSHUT\_01
- [6] VS\_ MicroLED Driver Matrix Spec